# Design of 800×2 Low-Noise Readout Circuit for Near-Infrared InGaAs Focal Plane Array

Huang Zhangcheng\*<sup>a</sup>, Huang Songlei<sup>a</sup>, Fang Jiaxiong<sup>a</sup>
<sup>a</sup> State Key Laboratory of Transducer Technology, Shanghai Institute of Technical Physics, Chinese Academy of Sciences, Shanghai 200083, China

### **ABSTRACT**

InGaAs near-infrared (NIR) focal plane arrays (FPA) have important applications in space remote sensing. A design of  $800\times2$  low-noise readout integrated circuit (T800 ROIC) with a pitch of 25  $\mu$ m is presented for a dual-band monolithic InGaAs FPA. Mathematical analysis and transient noise simulations have been presented for predicting and lowering the noise in T800 ROIC. Thermal noise from input-stage amplifier which plays a dominant role in ROIC is reduced by increasing load capacitor under tradeoff and a low input offset voltage in the range of  $\pm 5$  mV is obtained by optimizing transistors in the input-stage amplifier. T800 ROIC has been fabricated with 0.5- $\mu$ m 5V mixed signal CMOS process and interfaced with InGaAs detector arrays. Test results show that ROIC noise is around 90  $\mu$ V and input offset voltage shows a good correspondence with simulation results.  $800\times2$  InGaAs FPA has a peak detectivity (D\*) of about  $1.1\times10^{12}$  cmHz<sup>1/2</sup>/W, with dynamic range of above 80dB.

Keywords: infrared FPA, ROIC, low noise, input offset voltage

### INTRODUCTION

InGaAs near-infrared focal plane array has wide applications in space remote sensing, NIR spectroscopy and night vision [1][2]. As InGaAs detector has a high detectivity from 0.9 µm to 1.7 µm at room temperature with its lattice matched to InP substrate, there has been strong interest in developing InGaAs FPA as optoelectronic sensor for remote sensing [3]. In general, InGaAs FPA consists of two major parts, namely InGaAs detector arrays and the readout integrated circuit. In the past years, the advances of detector fabrication technology have led to the rapid development of InGaAs detector array [4]. At present, for many mature InGaAs FPA detector technologies, it is the readout electronics that limit performance rather than the detector itself.

In this paper, a design of low-noise 800×2 CMOS ROIC for near-infrared InGaAs focal plane array is presented. The first section describes basic architecture of ROIC. The second section presents a mathematical analysis of total noise and the design method of low-noise ROIC circuit. To obtain low dark current in FPA, the next section discusses the input offset voltage of input amplifier. The last section will present performance measurements and comparison with calculation results.

## 800×2 ROIC ARCHITECTURE

InGaAs near-infrared focal plane array has been studied in Shanghai Institute of Technical Physics (SITP) for several years [5][6]. Now there is a great interest in developing an  $800\times2$  InGaAs NIR focal plane array for dual-band detection. This paper reports the development of  $800\times2$  low-noise ROIC (T800) suitable for dual-band monolithic InGaAs detector arrays.

T800 ROIC consists of two parallel  $800\times1$  linear arrays with  $25\mu m$  pixel pitch. Figure 1 shows the architecture of unit circuit in T800 ROIC.

Infrared, Millimeter-Wave, and Terahertz Technologies II, edited by Cunlin Zhang, Xi-Cheng Zhang, He Li, Sheng-Cai Shi, Proc. of SPIE Vol. 8562, 856205 · © 2012 SPIE · CCC code: 0277-786/12/\$18 · doi: 10.1117/12.999646



Figure 1. Architecture of unit circuit in T800 ROIC

The input stage of unit circuit is based on capacitive-feedback transimpedance amplifier (CTIA), which interfaces the InGaAs pixel and performs current-to-voltage conversion. It consists of an operational transimpedance amplifier (OTA) with a capacitor (C<sub>int</sub>) connected in feedback loop. High ratio of current-to-voltage can be achieved if the integration capacitor is small; however it leads a low dynamic range as the full well capacity directly scales with integration capacitor. For our design we chose an integration capacitor of 0.5 pF for the high dynamic range need of the application.

It is necessary to consider how to realize low-noise performance in the design trade-off of a high-dynamic-range ROIC pixel. The load capacitor (C<sub>L</sub>) is added at output node of OTA to reduce the input stage noise by lowering the close loop bandwidth of CTIA, meanwhile, Correlated Double Sampling (CDS) is used to remove KTC noise and reduce the low-frequency noise from InGaAs detector and input stage amplifier. By CDS, T800 reads pixel signal two times – once at the beginning of the integration time, and another at the end. Effective signal is obtained by subtraction of the two samples. At the output stage, source follower is involved to transfer parallel to serial and drive the bus.

### NOISE ANALYSIS AND OPTIMIZATION

In low-noise design, a careful analysis of each noise source is necessary. In InGaAs FPA, typical noise mechanisms include InGaAs detector thermal noise, shot noise, CTIA KTC noise, amplifier thermal noise, 1/f noise, KTC noise from sample circuit, SF output stage noise, and so on.

The detector thermal noise  $\sigma_{TH}$  and shot noise  $\sigma_{DK}$  (from dark current) can be given [7]:

$$\sigma_{TH} = \sqrt{2kTt_{\text{int}} / R_{\text{det}}} / q \tag{1}$$

$$\sigma_{DK} = \sqrt{|I_{DK}|t_{\text{int}}/q} \tag{2}$$

where  $R_{det}$  is detector resistance,  $t_{int}$  is integration time,  $I_{DK}$  is dark current, T is temperature, and k is the Boltzmann constant.

When CTIA starts working in integration mode, the noise from last reset mode will be added in integration voltage at the beginning. The CTIA KTC noise,  $\sigma_{RST}$ , consists of two terms: one comes from reset switch and another originates from the amplifier noise, which can be given [8]:

$$\sigma_{RST} = \sqrt{kT(C_{\text{int}} + C_{\text{det}}(C_L + 2\alpha C_{\text{det}}) / C_{tot})} / q$$
(3)

where  $C_{tot} = C_{int} + C_{det} + C_L$ ,  $\alpha = 2(1+g_{m7}/g_{m1})/3$ ,  $C_{det}$  is detector capacitor,  $g_{m1}$  and  $g_{m7}$  are transconductance of input transistor and load transistor in OTA respectively.

Mostly the thermal noise of CTIA amplifier is one of the dominant noise sources in the circuit. The small signal equivalent circuit for OTA thermal noise analysis is shown in Figure 2.



Figure 2. Small signal equivalent circuit for OTA thermal noise analysis

The transfer function from the amplifier noise current to output voltage is

$$H_a(s) = \frac{v_o}{i_a} = \frac{C_{\text{det}} + C_{\text{int}}}{C_x s + g_m C_{\text{int}}}$$
(4)

where  $C_x = C_{int}C_{det} + C_{det}C_L + C_LC_{int}$ ,  $g_m$  is transconductance of OTA.

The one-sided noise current power spectral density (PSD) in units (A<sup>2</sup>/Hz) from differential amplifier is

$$S_a(f) = 8\alpha k T g_m \tag{5}$$

The equivalent input noise in units (e-) can be written:

$$\sigma_{AMP} = \frac{C_{\text{int}}}{q} \sqrt{\int_0^\infty \left| H_a(f) \right|^2 S_a(f) df} = \frac{C_{\text{det}} + C_{\text{int}}}{q} \sqrt{2\alpha kT C_{\text{int}} / C_x}$$
 (6)

The S&H noise,  $\sigma_{SH}$ , can be given:

$$\sigma_{SH} = \frac{C_{\text{int}}}{q} \sqrt{\frac{2kT}{C_{SH}}} \tag{7}$$

where C<sub>SH</sub> is sample capacitor.

And the noise from SF output stage:

$$\sigma_{SF} = \frac{C_{\text{int}}}{q} \sqrt{\frac{2}{\pi R_{out} C_{out}}} \frac{4kT}{g_{m,SF}}$$
(8)

CTIA KTC noise  $\sigma_{RST}$  and low-frequency (smaller than  $1/t_{int}$ ) 1/f noise can be greatly cancelled by CDS, however, CDS will increase the thermal noise from CTIA OTA by a square root of two because of double samples. The OTA thermal noise after CDS in units (e-) can be written:

$$\sigma_{AMP,CDS} = \frac{C_{\text{det}} + C_{\text{int}}}{q} \sqrt{4\alpha kTC_{\text{int}} / C_x}$$
(9)

Table 1 summarizes the expressions and calculation results of noise in T800 ROIC and 800×2 InGaAs NIR FPA.

As shown in table 1, noise level in ROIC after CDS is 331 e- which is better than noise level (488 e-) without CDS. The OTA thermal noise plays a dominant role in whole ROIC noise mechanisms.

Equation 7 and 9 show that ROIC noise can be reduced by increasing load capacitor C<sub>L</sub> and sample capacitor, C<sub>SH</sub>, however, this also increase the layout area of unit circuit. It is necessary to compare ROIC noise to InGaAs noise, for it is useless to lower FPA noise with load capacitor increment if the global FPA noise performance is limited by detectors [9].

| Table 1  | FPA | and RO | IC Noise  | Calculation | Recults    |
|----------|-----|--------|-----------|-------------|------------|
| Table 1. |     | and NO | 17 110126 | Calculation | i izcsuits |

| Item                                  | Expression                                                                           | Noise<br>(CDS) /e- | Noise (non<br>CDS) /e- |
|---------------------------------------|--------------------------------------------------------------------------------------|--------------------|------------------------|
| detector thermal noise, $\sigma_{TH}$ | $\sqrt{2kTt_{\rm int}/R_{ m det}}/q$                                                 | 450                | 450                    |
| dark shot noise, $\sigma_{DK}$        | $\sqrt{ I_{DK} t_{ m int}/q}$                                                        | 125                | 125                    |
| reset noise, $\sigma_{RST}$           | $\sqrt{kT(C_{\text{int}} + C_{\text{det}}(C_L + 2\alpha C_{\text{det}})/C_{tot})}/q$ | 0                  | 402                    |
| OTA thermal noise, $\sigma_{AMP,CDS}$ | $(C_{\text{det}} + C_{\text{int}}) \sqrt{4\alpha kT C_{\text{int}} / C_x} / q$       | 258                | 182 ①                  |
| S&H noise, $\sigma_{SH}$              | $C_{\rm int} \sqrt{2kT/C_{SH}}/q$                                                    | 201                | 201                    |
| SF output noise, $\sigma_{SF}$        | $C_{\text{int}} \sqrt{8kT/\pi g_{m,SF} R_{out} C_{out}}/q$                           | 59                 | 59                     |
| total detector noise, $\sigma_{DET}$  | $\sqrt{\sigma_{\scriptscriptstyle TH}^2 + \sigma_{\scriptscriptstyle DK}^2}$         | 466                | 466                    |
| total ROIC noise, $\sigma_{ROIC}$     | $\sqrt{\sigma_{AMP,CDS}^2 + \sigma_{SH}^2 + \sigma_{SF}^2}$                          | 331                | 488                    |
| total FPA noise, $\sigma_{FPA}$       | $\sqrt{\sigma_{\scriptscriptstyle DET}^2 + \sigma_{\scriptscriptstyle ROIC}^2}$      | 573                | 676                    |

① The expression of OTA thermal noise without CDS is shown in Equation 6.

The value of  $C_L$  and  $C_{SH}$  are specified when ROIC noise power is a half of InGaAs detector noise power. Transient noise simulation results of T800 ROIC versus  $C_L$  and  $C_{SH}$  are shown in Fig 3. T800 ROIC noise is less than 320 e- if we choose  $C_L = 3$  pF,  $C_{SH} = 2$  pF. Results of 800 transient noise simulations are shown in Fig 4. The standard deviation is found to be 321 e-, which approaches the calculation results.



Figure 3. ROIC noise simulation results vs. C<sub>L</sub>, C<sub>SH</sub>



Figure 4. Histogram of ROIC noise simulation results

## INPUT OFFSET VOLTAGE ANALYSIS

Another key element is dark current in FPA. Low dark current is needed for lowering shot noise from dark current and fixed pattern noise. Under a simplifying assumption, the detector resistance near zero-bias is invariable. The dark current in InGaAs FPA can be given as:

$$I_{DK} = V_{os} / R_{det}$$
 (10)

where V<sub>os</sub> is input offset voltage of CTIA OTA.

For FPA, it is useful to achieve small dark current by reducing  $V_{os}$  in CTIA OTA [10]. The architecture of CTIA OTA is shown in Fig 5.



Figure 5. CTIA OTA

V<sub>os</sub> is determined primarily by input transistor (M1, M2) and load transistor (M7, M8), which is given as:

$$V_{os,in} = \left\{ \frac{\left| V_{GS} - V_{TH,P} \right|_{1}}{2} \left[ \frac{\Delta(W/L)}{(W/L)} \right]_{1} + \Delta V_{TH,P} \right\} + \left\{ \frac{\left| V_{GS} - V_{TH,N} \right|_{7}}{2} \left[ \frac{\Delta(W/L)}{(W/L)} \right]_{7} + \Delta V_{TH,N} \right\} \frac{g_{m7}}{g_{m1}}$$
(11)

 $\Delta V_{TH,P}$  and  $\Delta V_{TH,N}$  will be greatly reduced if the layout of transistors using multiple fingers are perfectly symmetrical, then the next approach is to specify  $(W/L)_1$  and  $(W/L)_7$ . Monte Carlo simulation results of  $V_{os}$  versus  $(W/L)_1$  are illustrated in Fig 6. The standard deviation of  $V_{os}$  is about 5mV when  $(W/L)_1 = 10$  and  $(W/L)_7 = 4$ , and the increment improvement in  $V_{os}$  decreases slightly for larger  $(W/L)_1$  and  $(W/L)_7$ . Results of 800 Mento Carlo simulations are shown in Fig 7. Substituting simulation results of  $V_{os}$  into Eq. (10) gives  $I_{DK} \approx 0.67$  pA.



Figure 6.  $V_{os}$  simulation results vs.  $(W/L)_1$ 

Figure 7. Histogram of  $V_{os}$  simulation results

### **MEASUREMENTS**

T800 ROIC is fabricated using a 5 V 0.5- $\mu$ m CMOS technology, which measures 21.2 mm  $\times$  6.1 mm of one die. The measured T800 ROIC and FPA performances are summarized in table 2.

Noise measurements were conducted by sampling 100 consecutive frames and performing standard deviation calculation for each pixel. The ROIC noise is 352 e- which is slightly more than results of mathematical calculation (331 e-) and transient noise simulations (321 e-). Additional noise may originate from bias voltage and clocks. The dynamic range of  $800 \times 2$  InGaAs FPA is above 80 dB, and peak detectivity is about  $1.1 \times 10^{12}$  cmHz<sup>1/2</sup>/ W. These attributes result in a high image quality for remote sensing.

Table 2. T800 ROIC Measurement

| Parameter          | Typical Value                                       | Comments            |
|--------------------|-----------------------------------------------------|---------------------|
| Array Format       | 800×2                                               |                     |
| Pixel Pitch        | 25 μm                                               |                     |
| ROIC Noise         | 352 e- / 90 μV                                      | rms@25°C            |
| FPA Noise          | 586 e- / 150 μV                                     | rms@5ms, 25℃        |
| Full Well Capacity | 6,640,000 e-                                        |                     |
| Power Consumption  | 36 mW                                               |                     |
| Dynamic Range      | 81 dB                                               | InGaAs FPA@5ms, 25℃ |
| Peak Detectivity   | $1.1 \times 10^{12}  \text{cmHz}^{1/2} /  \text{W}$ | @5 ms, 25 °C        |
| Non-Linearity      | <5%                                                 |                     |
| Dark Current       | -0.6 pA~0.6 pA                                      | FPA@25℃             |

FPA Noise measurements and calculated results versus integration time are plotted in Fig 8. The measurement results performed shows an approximate correspondence with theoretic analysis. Dark current distribution of measurements is shown in Fig 9. Dark currents in  $800\times2$  InGaAs FPA are measured to be in the range of  $\pm0.6$  pA at  $25^{\circ}$ C, which coinciding well with calculation results. Dark current tests show that  $V_{os}$  of CTIA OTA is about in the range of  $\pm5$  mV



Figure 8 Comparison of tests and calculations



Figure 9 Histogram of I<sub>DK</sub> test results

## **CONCLUSIONS**

A 25  $\mu$ m pixel-pitch, 800×2 CTIA ROIC (T800) for a dual-band monolithic InGaAs FPA has been developed. Mathematical analysis and transient noise simulations have been presented for predicting and lowering the noise in T800 ROIC. Its pixel has a full-well-capacity of about 6,640,000 e- with an input referred read noise of 352 e-. The T800 ROIC runs on 5 V supply voltage and dissipates about 36 mW. Input offset voltage has been limited in the range of  $\pm 5$  mV to decrease the dark current in InGaAs FPA. It has been fabricated using a 0.5- $\mu$ m CMOS process and interfaced with InGaAs detector arrays. Due to low-noise and low-input-offset performance of ROIC, InGaAs FPA has a peak detectivity of about  $1.1 \times 10^{12}$  cmHz<sup>1/2</sup>/W, with dynamic range of above 80 dB.

### REFERENCES

- [1] MacDougal, M. H., Geske, J, "Low dark current InGaAs detector arrays for night vision and astronomy," Proc. SPIE 7298, 72983F (2009).
- [2] Andrew D. Hood, Michael H. MacDougal, "Large-format InGaAs Focal Plane Arrays for SWIR Imaging," Proc. SPIE 8353, 83530A (2012).

Proc. of SPIE Vol. 8562 856205-6

- [3] Jean-Luc Reverchon, Jean Decobert, "High dynamic solutions for short-wavelength infrared imaging based on InGaAs" Optical Engineering. Papers 50(6), 061014 (2011).
- [4] John A. Trezza, Navneet Masaun, "Analytic Modeling and Explanation of Ultra-Low Noise in Dense SWIR Detector Arrays," Proc. SPIE 8012, 80121Y (2011).
- [5] Gong Haimei, Tang Hengjing, Li Xue, "Near-infrared InGaAs FPAs for space application," Infrared and Laser Engineering. Papers 38(4), 574-582 (2009).
- [6] Huang Zhangcheng, Huang Songlei, Zhang Wei, "Low noise readout circuit for infrared focal plane array in integration while read," J. Infrared Millim. Waves. Papers 30(4), 297-304 (2011).
- [7] Jerris F. Johnson, Terrence S. Lomheim, "Focal-Plane Signal and Noise Model-CTIA ROIC," IEEE TRANSACTIONS ON ELECTRON DEVICES. Papers 56(11), 2506-1515 (2011).
- [8] A. Van Blerkom, "Analysis and Simulation of CTIA-based Pixel Reset Noise," Proc. SPIE 8012, 80120G (2011).
- [9] Eric de Borniol, Fabrice Guellec, "High-performance 640 × 512 pixel hybrid InGaAs image sensor for night vision," Proc. SPIE 8353, 835307 (2012).
- [10] Douglas S. Malchow, Robert M. Brubaker, "Development of linear array ROIC for InGaAs detector arrays with wavelength response to 2.5 microns for NIR spectroscopy and machine vision," Proc. SPIE 6940, 69402V (2008).